

# Advisory Circular

Subject: Best Practices for Airborne Electronic Hardware Design Assurance Using EUROCAE ED-80() and RTCA DO-254()

**Date:** 10/7/22

**AC No: 00-72** 

**Initiated By: AIR-622** 

#### 1 **PURPOSE**

This advisory circular (AC) provides "best practices" for airborne electronic hardware (AEH) design assurance and, is intended to be complementary information to EUROCAE ED-80, Design Assurance Guidance for Airborne Electronic Hardware, RTCA DO-254, Design Assurance Guidance for Airborne Electronic Hardware, and AC 20-152A, Development Assurance for Airborne Electronic Hardware. This document provides additional clarifications, explanatory text, or illustrations that could be helpful when addressing some of the objectives of AC 20-152A. This document is not intended to cover each section of AC 20-152A. The contents of this document do not have the force and effect of law and are not meant to bind the public in any way. This document is intended only to provide clarity to the public regarding existing requirements under the law or agency policies.

Note: EUROCAE ED-80 is hereafter referred to as "ED"; RTCA DO-254 is hereafter referred to as "DO." Where the notation "ED-80/DO-254" appears in this document, the referenced documents are recognized as being equivalent.

#### 2 **AUDIENCE**

We wrote this AC as a means of assisting applicants, design approval holders (DAH), and developers of airborne systems and equipment containing electronic hardware intended to be installed on type certificated aircraft, engines, and propellers, or to be used in Technical Standard Order (TSO) articles.

#### **3 BEST PRACTICES**

#### 3.1 **Custom Devices**

These practices provide complementary information to AC 20-152A, Custom Device Development, section 5. Applicants may consider using these best practices when developing custom devices.

#### 3.1.1 Clarifications to ED-80/DO-254, Appendix A for the Top-level Drawing

#### 3.1.1.1 Hardware Environment Configuration Index (HECI)

The purpose of the HECI is to aid the reproduction of the hardware life cycle environment for hardware regeneration, re-verification, or hardware modification. The HECI may be included or referenced in the Hardware Configuration Index (HCI). The HECI should identify:

- 1. Life cycle environment hardware (e.g., computer or workstation) and operating system (OS) when relevant,
- 2. Hardware design tools,
- 3. The test environment and validation/verification tools, and
- 4. Qualified tools and qualification data.

#### 3.1.1.2 Hardware Configuration Index (HCI)

The purpose of the HCI is to identify the configuration of the hardware item(s). The HCI should include:

- 1. Application specific integrated circuit (ASIC)/programmable logic device (PLD) part number,
- 2. Media used to produce the physical component (e.g., the PLD/field programmable gate array (FPGA) programming file or ASIC netlist/GDSII stream format),
- 3. Identification of each source code component, including individual source files, constraints, scripts and versions,
- 4. Identification of any previously developed hardware,
- 5. Identification of any commercial off-the-shelf (COTS) Intellectual Property (IP),
- 6. Identification of the test bench source code and scripts, including the versions,
- 7. Hardware life cycle data items and their versions as defined in ED-80/DO-254, Table A-1,
- 8. Archive and release media (e.g., for the source data),
- 9. Instructions for building a PLD programming file or ASIC netlist,

- 10. Instructions for loading the bitstream file into the target PLD or FPGA hardware,
- 11. Reference to the HECI, and
- 12. Data integrity checks for the PLD programming file (not applicable for ASICs).

#### 3.1.2 Additional Information for Objective CD-1 on Simple/Complex Classification

Based on the definition of simple hardware in ED-80/DO-254, a custom device with complex functions that is exhaustively verified with the help of a formal analysis or a verification tool could be theoretically classified as simple. AC 20-152A clarifies that the classification as simple or complex is based on the design content of the device, regardless of the proposed verification method. Therefore, such a device would be classified as complex following the criteria of AC 20-152A.

Below is an illustration of the types of criteria commonly used by industry, and it is not an exhaustive list. The applicant is responsible for determining the criteria that are applicable to its own development process:

- Simplicity of the functions, simplicity of data/signal processing or transfer functions,
- Number of functions, number of interfaces,
- Independence of functions/blocks/stages,

Specific to digital designs:

- Synchronous or asynchronous design,
- Number of independent clocks, number of state machines and their independence, number of states, and state transitions per state machine.

#### 3.1.3 <u>Additional Information for Objective CD-2 on Development Assurance of Simple</u> <u>Custom Devices</u>

A simple device is defined and designed to implement specific hardware functions. Due to the simplicity of the device, the life cycle data is reduced.

The functional performance of the device has to be ensured by verification means in order to demonstrate that the simple device adequately and completely performs its intended functions within the operating conditions without any anomalies.

The functions of a simple device may be defined through a requirement capture process or may be a part of the definition of functions for the overall hardware.

Operating conditions, in addition to the environmental conditions, encompass all the functional modes for the device configurations and all the associated sets of inputs as determined to completely cover the functions of the device in its intended hardware implementation.

#### 3.1.4 <u>Additional Information for Objective CD-7 on Verification of Implementation Timing</u> <u>Performance</u>

Objective CD-7 specifies that applicants should verify the timing performance of the design, accounting for the temperature and power supply variations applied to the device and the semiconductor device fabrication process variations.

There are certain variations in the conditions in which the device performs its function that may impact the timing behavior of the device. If not all the cases are verified, the timing aspects might result in device malfunctions under certain conditions.

The following examples identify constraints that may impact the timing behavior of a device, and information to help assess them:

- The temperature range is a design constraint input from the equipment environment or taken from the device limitation/characterization limits. Two different temperatures need to be managed:
  - Junction temperatures: the static timing analysis (STA) tools and technology limitations are based on the junction temperatures; and
  - External temperature: application constraints are related to the external temperature of the device.

Conversions between these two constraints have to be carefully managed when analysis is performed.

- For voltage ranges, there are also two characteristics to take into account: constraints from the environment (the board, voltage generator accuracy) and constraints from the chosen device. Note that the voltage aspect is unambiguous.
- Device process variation is related to the chosen device, and the device manufacturer often characterizes the technology variations within the library.

To verify the timing performance of the design accounting for the temperature and power supply variations applied to the device and the semiconductor device fabrication process variations, an analysis is expected to be performed on all the corner cases to measure the impact of such constraints (temperature, voltage, and process) in terms of timing that could also affect the frequency at which the device can operate.

Static timing analysis can be used to conduct such an analysis. The source of each STA constraint (delays and frequency constraints) has to be identified. In addition, the timing parameters to be considered for launching an STA include:

- Input frequency: an external constraint with different characteristics (e.g., accuracy, duty cycle), and
- Input/output delays (e.g., setup, hold, skew).

STA provides timing results that highlight setup and hold violations but does not analyze delays longer than a clock period (multi-cycle paths, pulse width generation, etc.). Additional verification may be needed to address those timing aspects not covered by STA.

#### 3.1.5 <u>Additional Information for Objective CD-9 on Recognition of HDL Code Coverage</u> <u>Method</u>

For objective CD-9, the applicant determines the code coverage criteria that support the code coverage method. The applicant should define criteria covering the hardware description language (HDL) code elements that are used in the design and exercising the various cases of HDL code. The following items suggest the type of criteria that could be used to cover the HDL logic. These criteria are still to be translated into the specific metrics proposed by the chosen code coverage tools:

- 1. Every statement has been reached.
- 2. All the possible branch directions have been exercised.
- 3. All the conditions expressed in a statement or for taking a branch have been exercised.
- 4. Every state of a finite state machine (FSM) and every state transition has been exercised.

#### 3.1.6 Additional Information for Objective CD-10 on Tool Assessment and Qualification

As described in objective CD-10, in a context where the applicant plans to use a verification tool for a DAL A or B custom device, or a design tool for a DAL A, B, or C custom device, the applicant can choose to provide confidence in the use of the tool through an independent assessment of the tool outputs.

Example:

Custom device development using the following tools:

- Design tools: synthesis tools, layout tools, programming file generation tools,
- Verification tools: simulation tools, STA tools.

Confidence in design tools can be gained through the fact that the outputs from the design tools are independently verified by post-layout simulation and physical tests during requirements-based testing. No further tool assessment is needed.

Confidence in verification tools can also be gained through independent assessment.

For instance, physical tests, either by re-running part of the simulation test sequences or re-testing the requirements, allow confirmation of the results generated via the simulation test cases or procedures. The following criteria can be used to determine whether the tool can be independently assessed using this approach:

- A significant and representative set of custom device requirements is covered by both simulation and physical tests, and
- The results for the simulation and the physical test of the same requirement are equivalent.

Another example of independent assessment can be to re-run simulation tests on a dissimilar simulation tool and compare the results obtained from each simulation tool to ensure their equivalence.

Generally, independent assessment of the tool outputs is the preferred method for tool assessment.

When the applicant largely covers custom device requirements through physical tests, it reinforces the confidence in the tools.

#### 3.1.7 Additional Information for Objective CD-11 on Tool Assessment and Qualification

When the applicant intends to present tool history to claim credit for tool assessment, objective CD-11 expects the applicant to provide sufficient data and justification to substantiate the relevance and credibility of the tool history.

In general, the tool history is applicable to a specific version of the tool, because it is difficult to determine whether different versions or releases of the same tool constitute the same tool.

If using a different version of the tool compared with the one that has a relevant tool history, the applicant would then be expected to analyze the differences between the tool versions to ensure that the tool history is relevant to the version of the tool used.

A list of characteristics/criteria that can be part of the relevant history data of the tool includes:

- The similarity of the tool operational environment in which the tool service history data was collected to the one used by the applicant.
- The stability/maturity of the tool linked to the change history of the tool.
- The service experience of the custom devices developed using the tool.
- The tool has a good reputation and is well supported/maintained by the tool supplier.
- The number of tool users is significant.
- The tool has already been used in the applicant's company on certified developments without raising any major concerns.
- The list of errata is available and shows that these errata do not impact the use of the tool in the development of the particular custom device.

If the tool has not been used by the applicant's company in the frame of another custom device development, it is preferable not to use the tool history for assessing the tool, and instead to conduct an independent assessment approach.

#### 3.1.8 Use of COTS IP in Custom Device Development

These practices provide complementary information to AC 20-152A, Custom Device Development, Section 5.11. Applicants may consider using these best practices when using commercial-off-the-shelf intellectual property (COTS IP) in a custom device.

#### 3.1.8.1 Clarification of Objective IP-2 on Assessment of the COTS IP Provider & COTS IP Data

#### 3.1.8.1.1 Assessment of Service Experience of COTS IP

The COTS IP should have been used in numerous application cases, and the IP errata should be available and stable. The applicant will assess and document the relevance of the service experience from data collected from previous or current usage of the component and consider the equivalence of the usage domain to ensure a certain level of maturity of the IP for the user's application. This data might be obtained with the support of the COTS IP provider, but it might be difficult to demonstrate relevant service experience especially for Soft and Firm IP. Some additional development assurance needs to be defined to address the risk of insufficient or unrelated service experience.

#### 3.1.8.1.2 Assessment of the COTS IP Provider & COTS IP data

The following paragraph provides some high-level examples of the assessment of different source formats of COTS-IP; they are included for illustration only.

The following are two typical cases of insufficient coverage when assessing COTS IP with the objective IP-2 criteria:

- A Soft IP is proposed by an experienced provider, but with unknown COTS IP service experience. The COTS IP provider offers limited support for the COTS IP, which may be part of an FPGA provider's catalog.
- A new Soft IP is proposed by a new company with some documentation. The COTS IP provider does not offer any support. There is insufficient evidence of complete verification to make it trustworthy. The applicant may be the first user.

An example of a COTS IP assessment with the objective IP-2 criteria that helps to define the appropriate development assurance activity on the COTS IP is as follows:

 A communication Soft IP is proposed by an experienced provider. The COTS IP has existed for more than two years and has been used in many applications by many customers. The version of the IP is stable, and errata are available. The COTS IP is also available as COTS hardware in an FPGA family. The Soft IP is distributed with a set of design constraints and the associated implementation results are usable for various sets of technology targets (which could be PLDs/FPGAs or ASICs). The test procedures used by the COTS IP provider are not available, but a report providing results of those tests is delivered. Moreover, compliance with the communication standard has been established by the COTS IP provider through an external set of procedures and reports that are also available. This assessment and availability of external sets of procedures support the applicant in defining an acceptable verification strategy.

## 3.1.8.2 Clarification of Objective IP-4 on Verification Strategy for the COTS IP Function

The COTS IP assessment should determine the extent to which the COTS IP provider verified their IP. This verification could vary from IP with no/little verification performed to IP that is delivered with detailed life cycle data. The amount of verification performed by the IP provider will drive the applicant's verification strategy.

Taken together, the verification performed by the COTS IP provider and the verification performed by the applicant in the integrated device shows complete verification of all the used functions of the COTS IP. Thus, if there is little verification data from the COTS IP provider, the applicant will need to do more verification activities to verify the functionality of the IP. If extensive data is provided, then the applicant may only need to show the proper implementation and integration of the IP within the custom device. This activity may be supported by the use of COTS IP provider's test cases, or by proven test vectors for a COTS IP performing a standardized interface function.

The verification strategy describes the verification data delivered with the COTS IP, as well as the verification data to be developed by the applicant. The verification activities proposed by the applicant should address any missing items from the data delivered with the COTS IP and ensure the proper implementation and integration of the IP within the custom device.

#### 3.1.8.3 Clarification of Objective IP-6 on the Requirements for the COTS IP Function and Validation

Depending on the need for requirements-based testing as a part of the chosen verification strategy for the COTS IP, the level of detail and the granularity of the AEH custom device requirements may need to be extended to particularly address the COTS IP function and further design steps of the COTS IP.

When custom device requirements need to be refined to capture the COTS IP functions per the verification strategy, it will be performed using all the documentation and design data available. The requirement capture process will encompass all the IP functions, including the means to deactivate any unused functions.

The following aspects could be captured as derived requirements:

- 1. Error or failure mode detection and correction behavior performed by the IP.
- 2. Design constraints that control the interaction of the IP with the rest of the design of the custom device.
- 3. Configuration parameters or settings used to alter or limit the functions provided by the IP.
- 4. Controlling or deactivating unused features or characteristics of the design.
- 5. Design constraints to properly perform the implementation and mitigate the use of the IP features, modes, and design characteristics with known failures or limitations, for DAL A and DAL B, the behavior of the IP during robustness conditions, boundary conditions, failure conditions, and abnormal inputs and conditions.
- 6. The mitigation of known errata that would adversely affect the correct operation of the function.

When the applicant chooses a verification strategy that solely relies on requirements-based testing, a complete requirement capture of the COTS IP following ED-80/DO-254 is necessary. It is recommended that this activity should begin with a thorough understanding of the COTS IP architecture, and both its used and unused functions. The applicant could propose a method in the Plan for Hardware Aspects of Certification (PHAC) for determining and assessing the completeness of the requirements capture process, in order to guarantee that the requirements cover all the used functions, and the deactivation means for the unused ones (for non-interference with the used functions).

#### 3.2 COTS Devices

These practices provide complementary information to AC 20-152A, COTS Devices, Section 6. Applicants may consider using these best practices when using COTS devices.

#### 3.2.1 <u>Additional Information for COTS Section 6.3 and Objective COTS-1 on COTS</u> <u>Complexity Assessment</u>

The applicant assesses the complexity of the COTS devices used in the design and produces the list of all the complex COTS devices. This list of complex COTS is expected to be known at an early stage and documented in the PHAC or delivered together with the PHAC. It is understood that the list may evolve during development, and the list should be made available to the regulatory authority once the parts selection process is completed.

As stated in AC 20-152A, the applicant is not expected to assess the complete bill of material to meet objective COTS-1, but only those devices that are relevant for the classification, including devices that are on the boundary between simple and complex.

The assessment and the resulting classification (simple or complex) for those devices that are on the boundary and classified as simple would be documented in a life cycle data item that is referred to in the PHAC and Hardware Accomplishment Summary (HAS).

The following examples provide some characteristics of complex and simple devices for illustration, and on which the complexity assessment is performed by applying the generic criteria identified in AC 20-152A, Section 6.3. These examples are provided for illustration only. Other combinations of characteristics will occur in actual projects.

|                                                             | EXAMPLES OF COTS DEVICES AND                                                                                                                                                                                                                                                             | COMPLEXITY |
|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| •                                                           | THEIR ASSOCIATED CHARACTERISTICS                                                                                                                                                                                                                                                         | ASSESSMENT |
| An e                                                        | example of a single-core processor/microcontroller with:<br>Multiple and complex functional elements that interact<br>with each other - PCIe interface, Ethernet, Serial Rapid<br>IO, a single core processor;                                                                           | Complex    |
| •                                                           | A significant number of functional modes where each interface has several selectable channels/modes of operation;                                                                                                                                                                        |            |
| •                                                           | Configurable functions allowing different data/signal<br>flows and different resource sharing within the device so<br>the different data paths within the device are fully<br>configurable in a dynamic manner.                                                                          |            |
| An e                                                        | example of a single-core processor/microcontroller with:<br>A single advanced reduced instruction machine core<br>processor;                                                                                                                                                             | Complex    |
| •                                                           | Inter-processor communication that uses a simple mailbox protocol;                                                                                                                                                                                                                       |            |
| •                                                           | A programmable real-time unit (PRU) subsystem that<br>contains 2 RISC processors and complex access to many<br>peripherals;                                                                                                                                                              |            |
| •                                                           | A PRU that is highly programmable with 200 registers,<br>and each of the peripherals is also configurable. The PRU<br>is complex.                                                                                                                                                        |            |
| An example of a single-core processor/microcontroller with: |                                                                                                                                                                                                                                                                                          | Simple     |
| •                                                           | Several functional elements that interact with the single<br>core processor but not with each other: PCI interface,<br>SPI, I2C, JTAG, 1 core processor;                                                                                                                                 | L          |
| •                                                           | A significant number of functional modes where the<br>interface has few modes of operation;<br>Limited configurable functions allowing one major data<br>path using a limited number of discrete signals on SPI or<br>I2C. There is limited and fixed resource sharing in the<br>device. |            |

| EXAMPLES OF COTS DEVICES AND<br>THEIR ASSOCIATED CHARACTERISTICS                                                                                                                                                                                                                                                                                                              | COMPLEXITY<br>ASSESSMENT |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| An example of a 32-bit reduced instruction set computing (RISC) microcontroller with:                                                                                                                                                                                                                                                                                         | Simple                   |
| <ul> <li>Internal buses that are all simple master-slave protocol,</li> <li>A processor that has dedicated resources,</li> <li>No interconnect fabric, no multiple masters,</li> <li>A single point of access to all the peripherals,</li> <li>Independent time processor units (TPUs) with microcode that are accessed through the slave peripheral control unit.</li> </ul> |                          |
| An example of a stand-alone controlled area network (CAN) controller with a serial peripheral interface (SPI) with:                                                                                                                                                                                                                                                           | Simple                   |
| A single controller with one SPI bus.     An example of a communications infrastructure digital signal     processor (DSP) with:                                                                                                                                                                                                                                              | Complex                  |
| <ul> <li>A single DSP,</li> <li>An interconnect between DSP and peripherals that is an interconnect switch with multiple masters, multiple slaves and is highly configurable,</li> </ul>                                                                                                                                                                                      |                          |
| • Multiple internal bridges between the peripherals and the interconnect switch and programmable priorities.                                                                                                                                                                                                                                                                  |                          |
| <ul> <li>An example of an analog-to-digital converter with:</li> <li>An 8-Channel/16-Channel, software selectable, 24-Bit ADC.</li> </ul>                                                                                                                                                                                                                                     | Simple                   |
| <ul> <li>An example of a digital SPI temperature sensor with:</li> <li>An analog temperature sensor,</li> <li>Conversion to digital,</li> <li>An SPI output.</li> </ul>                                                                                                                                                                                                       | Simple                   |
| An example of an FPGA component with some Hard IP embedded in silicon with:                                                                                                                                                                                                                                                                                                   | Simple                   |
| <ul> <li>An FPGA fabric (out of the COTS scope),</li> <li>Embedded RAM/ROM memories,</li> <li>Embedded FIFOS,</li> <li>A PCI port,</li> <li>A/D and D/A converters,</li> <li>16x16 configurable multiplier blocks.</li> </ul>                                                                                                                                                 |                          |
| An example of an FPGA component with Hard IP embedded in silicon with:                                                                                                                                                                                                                                                                                                        | Complex                  |
| • An FPGA fabric (out of the COTS scope),                                                                                                                                                                                                                                                                                                                                     |                          |

|   | EXAMPLES OF COTS DEVICES AND     | COMPLEXITY |
|---|----------------------------------|------------|
|   | THEIR ASSOCIATED CHARACTERISTICS | ASSESSMENT |
| • | Embedded RAM/ROM memories,       |            |
| • | Embedded FIFOS,                  |            |
| • | A PCIe port,                     |            |
| • | A Processor Core,                |            |
| • | A coherency fabric/interconnect, |            |
| • | A/D and D/A converters.          |            |

#### 3.2.2 <u>Additional Information for COTS Section 6.4.1 on the Electronic Component</u> <u>Management Process</u>

#### 3.2.2.1 Clarification of Objective COTS-2 on the Electronic Component Management Process

IEC 62239 and SAE EIA-STD-4899 define items and processes that support the establishment of industry electronic component management plans which would be considered as industry recommended standards to support the topics mentioned in objective COTS-2.

Generally, the electronic component management plan (ECMP) describes a standard process that is re-used and re-applied from certification project to certification project. This approach is understood to ease the certification process.

Regarding the assessment of maturity:

When selecting a device, the applicant assesses the maturity of the device and analyzes whether its maturity is sufficient to ensure that the potential for design errors has been reduced. This assessment of maturity could encompass some of the following items:

- The time of the device in service.
- Widespread use in service: an indication of widespread use could be given (multiple applications, a large minimum number of chips sold, etc.).
- Product service experience per DO-254/ED-80, Section 11.3 from any previous or current usage of the device.
- The maturity of the intellectual property embedded into the device,
- A decreasing rate of new errata being raised.

There are no quantitative targets expressed but there is a necessity for an engineering assessment of the device's maturity, starting with the selection process.

#### 3.2.2.2 Clarification of Objective COTS-3 on Using a Device outside the Ranges of Values Specified in its Datasheet

Establishing the reliability of a complex COTS device that is used outside its specification (its recommended operating limits), as determined by the device manufacturer, is considered to be difficult and might introduce risks that should be mitigated.

One process to qualify the device, called an 'uprating' process, could be applied to verify the appropriate operation of the device itself and to guarantee that performance is achieved in the target environment in all operating conditions over the lifetime of the equipment. This uprating process focuses on the device itself and takes into account the different variations in technology (variation in performance over different batches/over different dies). This uprating process evaluates the performance of the device itself, so it is different from ED-14/DO-160 environmental qualification of equipment.

Thermal uprating is addressed in IEC/TR 62240-1. It provides information to select semiconductor devices, to assess their capability to operate, and to assure their intended quality in the wider temperature range. It also reports the need for documentation of such usage.

It is understood that each case of uprating might follow a different process depending on the 'uprated' characteristics (the frequency, temperature, voltage, etc.) and the performance guaranteed by the device manufacturer's datasheet. For that reason, objective COTS-3 is separated from objective COTS-2 and is only to be applied in cases of COTS device uprating.

IEC/TR 62240-1 states the following: "For each instance of device usage outside the manufacturer's specified temperature range relevant data are documented and stored in a controlled, retrievable format." This is considered to be a best practice for any uprating case as evidence satisfying objective COTS-3.

Note: when a simple COTS device is used outside its datasheet values, applying an uprating process would be considered to be a best practice to ensure that the device functions properly within the newly defined and intended environment/usage conditions.

#### 3.2.2.3 Additional Information for Section 6.4.2 COTS Device Malfunctions

The applicant needs access to errata information on the device during the entire life cycle of the product (before and after certification). Refer to AC 20-152A, Section 6.4.1.

In general, this assessment typically includes the analysis of which errata are, or are not, applicable to the specific installation of the equipment, and for each of the applicable errata:

• The description of the mitigation implemented, and

• The evidence that the implementation of errata mitigations are covered by relevant requirements, design data, and are verified.

The assessment of the errata of a simple COTS device is considered a best practice to remove the safety risks associated with device malfunctions.

While the applicant is expected to document the process applied for errata in the PHAC, the errata and evidence of assessment would typically be captured in other documents that can be referred to in the PHAC and HAS.

# 3.2.2.4 Additional Information for Objective COTS-6 on COTS Device Malfunctions

It is understood that the task linked with this objective is performed in close coordination with the hardware, software, and system teams.

In order to support the safety analysis process, this objective focuses on the failure effects and not on their root causes. The hardware domain, knowing the detailed usage of the device, starts by identifying the effects of failures of the device on the intended functions. This information will be provided to the system safety process. When necessary, mitigation means will be defined and verified by the appropriate domain or across the hardware, software, and system domains.

While the applicant is expected to document the process to satisfy objective COTS-6 in the PHAC, the evidence would typically be captured in other documents that can be referred to in the PHAC and ultimately in the HAS.

When a simple COTS device interfaces with software, complying with objective COTS-6 is considered to be a best practice.

#### 3.3 Clarification of Objective CBA-1 on Circuit Board Assembly Development

In the aviation domain, the applicant typically has internal processes to develop circuit board assemblies. There is a clear benefit for the applicant (or developer of the airborne system and equipment) in having a process to address the development of a circuit board assembly (a board or a collection of boards) that encompasses the requirements capture, validation, verification, and configuration management activities and ensures an appropriate requirement flow down.

It is a common practice for the applicant's internal process to already encompass the above-mentioned activities that satisfy objective CBA-1. Industry standards ED-80/DO-254 or ED-79A/ARP-4754A provide guidance that may be used by applicants seeking further information.

**Note 1:** The applicant's internal processes might be tailored according to the equipment and hardware complexity if necessary.

**Note 2:** The organization of the process life cycle data is at the discretion of the applicant's internal process.

Note 3: The hardware requirements may be verified at a higher level of integration.

#### 3.4 Development of Airborne Electronic Hardware Contributing to Hardware DAL D Functions

For airborne electronic hardware contributing to hardware DAL D functions, the acceptable means of compliance include ED-80/DO-254 or existing level D hardware development assurance practices that demonstrate that the requirements allocated to the DAL D airborne electronic hardware have been satisfied. Additionally, system-level development assurance practices such as ED-79A/ARP-4754A or other means may be used if the applicant can demonstrate at the system level that the requirements allocated to the DAL D airborne electronic hardware have been satisfied.

#### 4 RELATED REGULATORY, ADVISORY, AND INDUSTRY MATERIAL

#### 4.1 Title 14 of the Code of Federal Regulations (14 CFR) Applicable Sections

14 CFR parts 21, 23, 25, 27, 29, 33 and 35 (principally, §§ 21 subpart O, 23.2500, 23.2505, 23.2510, 25/27/29.1301, 25/27/29.1309, 33.28, and 35.23).

#### 4.2 FAA Advisory Circulars

- AC 20-152, Development Assurance for Airborne Electronic Hardware.
- AC 20-174, Development of Civil Aircraft and Systems.
- AC 21-50, Installation of TSOA Articles and LODA Appliances.
- AC 23.1309-1, System Safety Analysis and Assessment for Part 23 Airplanes.
- AC 23.2010-1, FAA Accepted Means of Compliance Process for 14 CFR Part 23.
- AC 25.1309-1, System Design and Analysis.
- AC 27-1, Certification of Normal Category Rotorcraft (Changes 1 8 incorporated).
- AC 29-2, Certification of Transport Category Rotorcraft (Changes 1 8 incorporated).
- AC 33.28-1, Compliance Criteria for 14 CFR § 33.28, Aircraft Engines, Electrical and Electronic Engine Control Systems.
- AC 33.28-2, Guidance Material for 14 CFR 33.28, Reciprocating Engines, Electrical and Electronic Engine Control Systems.
- AC 33.28-3, Guidance Material for 14 CFR § 33.28, Engine Control Systems.
- AC 35.23-1, Guidance Material for 14 CFR 35.23, Propeller Control Systems.

#### 4.3 EASA Acceptable Means of Compliance (AMC)

AMC 20-152, Development Assurance for Airborne Electronic Hardware.

#### 4.4 **Industry Documents**

- SAE International Aerospace Recommended Practice (ARP) 4754A, *Guidelines for Development of Civil Aircraft and Systems*, dated December 21, 2010.
- SAE International Aerospace Recommended Practice (ARP) 4761, *Guidelines and Methods for Conducting the Safety Assessment Process on Civil Airborne Systems and Equipment*, dated December 1996.
- EUROCAE ED-79A, *Guidelines for Development of Civil Aircraft and Systems*, dated December 1, 2010.
- RTCA DO-254, *Design Assurance Guidance for Airborne Electronic Hardware*, dated April 19, 2000.
- EUROCAE ED-80, *Design Assurance Guidance for Airborne Electronic Hardware*, dated April 1, 2000.

### 5 WHERE TO FIND THIS AC.

You may find this AC at http://www.faa.gov/regulations\_policies/advisory\_circulars/

If you have suggestions for improving this AC, you may use the Advisory Circular Feedback form at the end of this AC.

Digitally signed by VICTOR W WICKLUND Date: 2022.10.07 14:12:13 -07'00'

Victor Wicklund Acting Director, Policy and Innovation Division Aircraft Certification Service

#### APPENDIX A. GLOSSARY

This glossary complements the terms defined in AC 20-152A with terms used only in this AC 00-72.

**Uprating** – A process to assess the capability of a COTS device to meet the performance requirements of the application in which the device is used outside the manufacturer's datasheet ranges (definition adapted from the IEC/TR 62240-1 thermal uprating definition.)

### APPENDIX B: Advisory Circular Feedback Form

**Paperwork Reduction Act Burden Statement:** A federal agency may not conduct or sponsor, and a person is not required to respond to, nor shall a person be subject to a penalty for failure to comply with a collection of information subject to the requirements of the Paperwork Reduction Act unless that collection of information displays a currently valid OMB Control Number. The OMB Control Number for this information collection is 2120-0746. Public reporting for this collection of information is estimated to be approximately 20 minutes per response, including the time for reviewing instructions, searching existing data sources, gathering and maintaining the data needed, completing and reviewing the collection of information. All responses to this collection of information are voluntary FAA Order 1320.46D Send comments regarding this burden estimate or any other aspect of this collection of information, including suggestions for reducing this burden to: Information Collection Clearance Officer, Barbara Hall, 800 Independence Ave, Washington, D.C. 20590.

If you find an error in this AC, have recommendations for improving it, or have suggestions for new items/subjects to be added, you may let us know by (1) emailing this form to (\_\_\_\_\_\_) or (2) faxing it to the attention of the LOB/SO (\_\_\_\_\_\_).

Please mark all appropriate line items:

- An error (procedural or typographical) has been noted in paragraph\_\_\_\_\_\_on page\_\_\_\_\_\_
- □ Recommend paragraph\_\_\_\_\_on page\_\_\_\_\_be changed as follows:

□ In a future change to this AC, please cover the following subject: (*Briefly describe what you want added.*)

 $\Box$  Other comments:

□ Iwould like to discuss the above. Please contact me.

Submitted by:\_\_\_\_\_

\_Date: \_\_\_\_\_